forked from Firebee/FPGA_Config
147 lines
5.1 KiB
VHDL
147 lines
5.1 KiB
VHDL
-- megafunction wizard: %ALTDDIO_OUT%
|
|
-- GENERATION: STANDARD
|
|
-- VERSION: WM1.0
|
|
-- MODULE: altddio_out
|
|
|
|
-- ============================================================
|
|
-- File Name: altddio_out0.vhd
|
|
-- Megafunction Name(s):
|
|
-- altddio_out
|
|
--
|
|
-- Simulation Library Files(s):
|
|
-- altera_mf
|
|
-- ============================================================
|
|
-- ************************************************************
|
|
-- THIS IS A WIZARD-GENERATED FILE. DO NOT EDIT THIS FILE!
|
|
--
|
|
-- 8.1 Build 163 10/28/2008 SJ Web Edition
|
|
-- ************************************************************
|
|
|
|
|
|
--Copyright (C) 1991-2008 Altera Corporation
|
|
--Your use of Altera Corporation's design tools, logic functions
|
|
--and other software and tools, and its AMPP partner logic
|
|
--functions, and any output files from any of the foregoing
|
|
--(including device programming or simulation files), and any
|
|
--associated documentation or information are expressly subject
|
|
--to the terms and conditions of the Altera Program License
|
|
--Subscription Agreement, Altera MegaCore Function License
|
|
--Agreement, or other applicable license agreement, including,
|
|
--without limitation, that your use is for the sole purpose of
|
|
--programming logic devices manufactured by Altera and sold by
|
|
--Altera or its authorized distributors. Please refer to the
|
|
--applicable agreement for further details.
|
|
|
|
|
|
LIBRARY ieee;
|
|
USE ieee.std_logic_1164.all;
|
|
|
|
LIBRARY altera_mf;
|
|
USE altera_mf.all;
|
|
|
|
ENTITY altddio_out0 IS
|
|
PORT
|
|
(
|
|
datain_h : IN STD_LOGIC ;
|
|
datain_l : IN STD_LOGIC ;
|
|
outclock : IN STD_LOGIC ;
|
|
dataout : OUT STD_LOGIC
|
|
);
|
|
END altddio_out0;
|
|
|
|
|
|
ARCHITECTURE SYN OF altddio_out0 IS
|
|
|
|
SIGNAL sub_wire0 : STD_LOGIC_VECTOR (0 DOWNTO 0);
|
|
SIGNAL sub_wire1 : STD_LOGIC ;
|
|
SIGNAL sub_wire2 : STD_LOGIC ;
|
|
SIGNAL sub_wire3 : STD_LOGIC_VECTOR (0 DOWNTO 0);
|
|
SIGNAL sub_wire4 : STD_LOGIC ;
|
|
SIGNAL sub_wire5 : STD_LOGIC_VECTOR (0 DOWNTO 0);
|
|
|
|
|
|
|
|
COMPONENT altddio_out
|
|
GENERIC (
|
|
extend_oe_disable : STRING;
|
|
intended_device_family : STRING;
|
|
invert_output : STRING;
|
|
lpm_type : STRING;
|
|
oe_reg : STRING;
|
|
power_up_high : STRING;
|
|
width : NATURAL
|
|
);
|
|
PORT (
|
|
dataout : OUT STD_LOGIC_VECTOR (0 DOWNTO 0);
|
|
outclock : IN STD_LOGIC ;
|
|
datain_h : IN STD_LOGIC_VECTOR (0 DOWNTO 0);
|
|
datain_l : IN STD_LOGIC_VECTOR (0 DOWNTO 0)
|
|
);
|
|
END COMPONENT;
|
|
|
|
BEGIN
|
|
sub_wire1 <= sub_wire0(0);
|
|
dataout <= sub_wire1;
|
|
sub_wire2 <= datain_h;
|
|
sub_wire3(0) <= sub_wire2;
|
|
sub_wire4 <= datain_l;
|
|
sub_wire5(0) <= sub_wire4;
|
|
|
|
altddio_out_component : altddio_out
|
|
GENERIC MAP (
|
|
extend_oe_disable => "UNUSED",
|
|
intended_device_family => "Cyclone III",
|
|
invert_output => "OFF",
|
|
lpm_type => "altddio_out",
|
|
oe_reg => "UNUSED",
|
|
power_up_high => "OFF",
|
|
width => 1
|
|
)
|
|
PORT MAP (
|
|
outclock => outclock,
|
|
datain_h => sub_wire3,
|
|
datain_l => sub_wire5,
|
|
dataout => sub_wire0
|
|
);
|
|
|
|
|
|
|
|
END SYN;
|
|
|
|
-- ============================================================
|
|
-- CNX file retrieval info
|
|
-- ============================================================
|
|
-- Retrieval info: PRIVATE: ARESET_MODE NUMERIC "2"
|
|
-- Retrieval info: PRIVATE: CLKEN NUMERIC "0"
|
|
-- Retrieval info: PRIVATE: EXTEND_OE_DISABLE NUMERIC "0"
|
|
-- Retrieval info: PRIVATE: INTENDED_DEVICE_FAMILY STRING "Cyclone III"
|
|
-- Retrieval info: PRIVATE: OE NUMERIC "0"
|
|
-- Retrieval info: PRIVATE: OE_REG NUMERIC "0"
|
|
-- Retrieval info: PRIVATE: POWER_UP_HIGH NUMERIC "0"
|
|
-- Retrieval info: PRIVATE: SRESET_MODE NUMERIC "2"
|
|
-- Retrieval info: PRIVATE: SYNTH_WRAPPER_GEN_POSTFIX STRING "0"
|
|
-- Retrieval info: PRIVATE: WIDTH NUMERIC "1"
|
|
-- Retrieval info: CONSTANT: EXTEND_OE_DISABLE STRING "UNUSED"
|
|
-- Retrieval info: CONSTANT: INTENDED_DEVICE_FAMILY STRING "Cyclone III"
|
|
-- Retrieval info: CONSTANT: INVERT_OUTPUT STRING "OFF"
|
|
-- Retrieval info: CONSTANT: LPM_TYPE STRING "altddio_out"
|
|
-- Retrieval info: CONSTANT: OE_REG STRING "UNUSED"
|
|
-- Retrieval info: CONSTANT: POWER_UP_HIGH STRING "OFF"
|
|
-- Retrieval info: CONSTANT: WIDTH NUMERIC "1"
|
|
-- Retrieval info: USED_PORT: datain_h 0 0 0 0 INPUT NODEFVAL datain_h
|
|
-- Retrieval info: USED_PORT: datain_l 0 0 0 0 INPUT NODEFVAL datain_l
|
|
-- Retrieval info: USED_PORT: dataout 0 0 0 0 OUTPUT NODEFVAL dataout
|
|
-- Retrieval info: USED_PORT: outclock 0 0 0 0 INPUT_CLK_EXT NODEFVAL outclock
|
|
-- Retrieval info: CONNECT: @datain_h 0 0 1 0 datain_h 0 0 0 0
|
|
-- Retrieval info: CONNECT: @datain_l 0 0 1 0 datain_l 0 0 0 0
|
|
-- Retrieval info: CONNECT: dataout 0 0 0 0 @dataout 0 0 1 0
|
|
-- Retrieval info: CONNECT: @outclock 0 0 0 0 outclock 0 0 0 0
|
|
-- Retrieval info: LIBRARY: altera_mf altera_mf.altera_mf_components.all
|
|
-- Retrieval info: GEN_FILE: TYPE_NORMAL altddio_out0.vhd TRUE
|
|
-- Retrieval info: GEN_FILE: TYPE_NORMAL altddio_out0.ppf TRUE
|
|
-- Retrieval info: GEN_FILE: TYPE_NORMAL altddio_out0.inc TRUE
|
|
-- Retrieval info: GEN_FILE: TYPE_NORMAL altddio_out0.cmp TRUE
|
|
-- Retrieval info: GEN_FILE: TYPE_NORMAL altddio_out0.bsf TRUE FALSE
|
|
-- Retrieval info: GEN_FILE: TYPE_NORMAL altddio_out0_inst.vhd FALSE
|
|
-- Retrieval info: LIB_FILE: altera_mf
|