32 lines
1.3 KiB
Plaintext
32 lines
1.3 KiB
Plaintext
--Copyright (C) 1991-2008 Altera Corporation
|
|
--Your use of Altera Corporation's design tools, logic functions
|
|
--and other software and tools, and its AMPP partner logic
|
|
--functions, and any output files from any of the foregoing
|
|
--(including device programming or simulation files), and any
|
|
--associated documentation or information are expressly subject
|
|
--to the terms and conditions of the Altera Program License
|
|
--Subscription Agreement, Altera MegaCore Function License
|
|
--Agreement, or other applicable license agreement, including,
|
|
--without limitation, that your use is for the sole purpose of
|
|
--programming logic devices manufactured by Altera and sold by
|
|
--Altera or its authorized distributors. Please refer to the
|
|
--applicable agreement for further details.
|
|
|
|
|
|
component lpm_mux6
|
|
PORT
|
|
(
|
|
clock : IN STD_LOGIC ;
|
|
data0x : IN STD_LOGIC_VECTOR (23 DOWNTO 0);
|
|
data1x : IN STD_LOGIC_VECTOR (23 DOWNTO 0);
|
|
data2x : IN STD_LOGIC_VECTOR (23 DOWNTO 0);
|
|
data3x : IN STD_LOGIC_VECTOR (23 DOWNTO 0);
|
|
data4x : IN STD_LOGIC_VECTOR (23 DOWNTO 0);
|
|
data5x : IN STD_LOGIC_VECTOR (23 DOWNTO 0);
|
|
data6x : IN STD_LOGIC_VECTOR (23 DOWNTO 0);
|
|
data7x : IN STD_LOGIC_VECTOR (23 DOWNTO 0);
|
|
sel : IN STD_LOGIC_VECTOR (2 DOWNTO 0);
|
|
result : OUT STD_LOGIC_VECTOR (23 DOWNTO 0)
|
|
);
|
|
end component;
|