fix indentation

This commit is contained in:
Markus Fröschle
2017-04-08 16:31:02 +00:00
parent b78c21751a
commit dd402d57fc

View File

@@ -1,77 +1,76 @@
/* //
* This object file must be the first to be linked, // This object file must be the first to be linked,
* so it will be placed at the very beginning of the ROM. // so it will be placed at the very beginning of the ROM.
*/ //
.equ MCF_MMU_MMUCR, __MMUBAR + 0 .equ MCF_MMU_MMUCR, __MMUBAR + 0
.globl _rom_header .globl _rom_header
.globl _rom_entry .globl _rom_entry
.extern _initialize_hardware .extern _initialize_hardware
.extern _rt_mbar .extern _rt_mbar
/* ROM header */ /* ROM header */
_rom_header: _rom_header:
/* The first long is supposed to be the initial SP. //
* We replace it by bra.s to allow running the ROM from the first byte. // The first long is supposed to be the initial SP.
* Then we add a fake jmp instruction for pretty disassembly. // We replace it by bra.s to allow running the ROM from the first byte.
*/ // Then we add a fake jmp instruction for pretty disassembly.
bra.s _rom_entry // Short jump to the real entry point //
.short 0x4ef9 // Fake jmp instruction bra.s _rom_entry // Short jump to the real entry point
/* The second long is the initial PC */ .short 0x4ef9 // Fake jmp instruction
.long _rom_entry // Real entry point // The second long is the initial PC
.long _rom_entry // Real entry point
/* ROM entry point */ /* ROM entry point */
_rom_entry: _rom_entry:
/* disable interrupts */ // disable interrupts
move.w #0x2700,sr move.w #0x2700,sr
#if !defined(MACHINE_M54455) // MCF54455 does not have the MBAR register #if !defined(MACHINE_M54455) // MCF54455 does not have the MBAR register
/* Initialize MBAR */ /* Initialize MBAR */
move.l #__MBAR,d0 move.l #__MBAR,d0
movec d0,MBAR movec d0,MBAR
move.l d0,_rt_mbar move.l d0,_rt_mbar
#endif #endif
/* mmu off */ /* mmu off */
move.l #__MMUBAR+1,d0 move.l #__MMUBAR+1,d0
movec d0,MMUBAR movec d0,MMUBAR
clr.l d0 clr.l d0
move.l d0,MCF_MMU_MMUCR move.l d0,MCF_MMU_MMUCR
nop nop
#if !defined(MACHINE_M54455) // MCF54455 does not have RAMBAR0 and RAMBAR1 registers */ #if !defined(MACHINE_M54455) // MCF54455 does not have RAMBAR0 and RAMBAR1 registers */
/* Initialize RAMBARs: locate SRAM and validate it */ // Initialize RAMBARs: locate SRAM and validate it
move.l #__RAMBAR0 + 0x7,d0 // supervisor only move.l #__RAMBAR0 + 0x7,d0 // supervisor only
movec d0,RAMBAR0 movec d0,RAMBAR0
move.l #__RAMBAR1 + 0x1,d0 move.l #__RAMBAR1 + 0x1,d0
movec d0,RAMBAR1 movec d0,RAMBAR1
#else #else
move.l #__RAMBAR0 + 0x7,d0 move.l #__RAMBAR0 + 0x7,d0
movec d0,RAMBAR movec d0,RAMBAR
#endif #endif
/* set stack pointer to end of SRAM */ // set stack pointer to end of SRAM
lea __SUP_SP,a7 lea __SUP_SP,a7
move.l #0,(sp) move.l #0,(sp)
/* // Initialize the processor caches.
* Initialize the processor caches. // The instruction cache is fully enabled.
* The instruction cache is fully enabled. // The data cache is enabled, but cache-inhibited by default.
* The data cache is enabled, but cache-inhibited by default. // Later, the MMU will fully activate the data cache for specific areas.
* Later, the MMU will fully activate the data cache for specific areas. // It is important to enable both caches now, otherwise cpushl would hang.
* It is important to enable both caches now, otherwise cpushl would hang.
*/
move.l #0xa50c8120,d0 move.l #0xa50c8120,d0
movec d0,cacr movec d0,cacr
andi.l #0xfefbfeff,d0 // Clear invalidate bits andi.l #0xfefbfeff,d0 // Clear invalidate bits
move.l d0,_rt_cacr move.l d0,_rt_cacr
/* initialize any hardware specific issues */ // initialize any hardware specific issues
bra _initialize_hardware bra _initialize_hardware